Pages:
Author

Topic: [ANN] Bitfury is looking for alpha-testers of first chips! FREE MONEY HERE! - page 51. (Read 176729 times)

member
Activity: 89
Merit: 10

What power supply do you plan to use for core powering?

For main power supply it can be used TPS56221 http://www.farnell.com/datasheets/1383742.pdf , there is also evaluation board ready to be shipped http://bg.farnell.com/texas-instruments/tps56221evm-579/tps56221-dc-dc-buck-eval-module/dp/1972318
sr. member
Activity: 266
Merit: 251
So I have finished v0.1 communication protocol with the chips :-) Designed for raspberry-pi. Use drivers.sh to modprobe specific
modules before executing spitest.

It can be used now to setup computations, test them or to fry chips by getting clocks to higher values....

https://mega.co.nz/#!TJNXlCSB!evrBaGz9SNxHW4GLdFDokh2qG8BAgrBCBVRWIST8X0w

it is very simple now - only bones and almost no meat.
legendary
Activity: 980
Merit: 1008
Anyone taking pre-orders? Grin
hero member
Activity: 546
Merit: 500
Wow, exciting stuff.  So if BitFury chips are 5gh.  16 on a pcb like this. X4 and we are almost into KNCminer territory.

Possible by September?  Cheesy
sr. member
Activity: 427
Merit: 251
- electronics design|embedded software|verilog -
Our miner board S-HASH returned from the factory
today. It can host to up to sixteen Avalon ASICs, has
Ethernet, some serial links and an NXP ARM Cortex M3
controlling the stuff. Also an adjustable DC/DC converter
is present that can deliver to up to 50 A.

This board can be used for testing the bitfury ASIC: the
test jig that is in production now can be connected to the
SPI link and code can be written to tests it's functionality
and power consumption. More about this later.

Image of S-HASH:

http://imgur.com/iBzVq1Y

Image of the solder stencil:

http://imgur.com/O5RU4fO

intron
legendary
Activity: 1176
Merit: 1001
CryptoTalk.Org - Get Paid for every Post!
Hi guys, sorry to keep you waiting for the chips. I'm doing my best here in Taipei. As soon as I have the chips in hand I'll send them out immediately. We'll try to fire it up here locally as well. (pun intended) Wink

Thanks for the update punin; it sounds as though you can't do much more than you're doing at the moment.
hero member
Activity: 560
Merit: 500
Hi guys, sorry to keep you waiting for the chips. I'm doing my best here in Taipei. As soon as I have the chips in hand I'll send them out immediately. We'll try to fire it up here locally as well. (pun intended) Wink
sr. member
Activity: 427
Merit: 251
- electronics design|embedded software|verilog -
Has anyone received a confirmation that Bitfury is sending out ASICs to those that he contacted? I have my Pi sitting waiting and a 4 layer board finished and waiting to go to fab. I don't want to send it until I know I'm going to get some chips to test though.

@bitfury: you mentioned the Si5338 in another thread. That clock generator can only go to 250MHz based on the datasheet in SE LVCMOS mode. Have you tested it higher, and if not could you recommend one that could feed 500MHz without using differential clocking?

No idea, but I presume from the lack of update that the chips are still in limbo in the packaging facility (remember they didn't want to ship until the 13th).

No idea either about the shipping status.

intron
full member
Activity: 125
Merit: 100
Has anyone received a confirmation that Bitfury is sending out ASICs to those that he contacted? I have my Pi sitting waiting and a 4 layer board finished and waiting to go to fab. I don't want to send it until I know I'm going to get some chips to test though.

@bitfury: you mentioned the Si5338 in another thread. That clock generator can only go to 250MHz based on the datasheet in SE LVCMOS mode. Have you tested it higher, and if not could you recommend one that could feed 500MHz without using differential clocking?

Yeah, SE is tricky.  I went through a bunch of datasheets for TI and IDT's products with no luck within the < $40 part range.  On the same note, somewhat dreading dealing with rise/fall corrections with regards to the function generator at > 200mhz.  Also, I haven't heard back with regards to shipping yet.
legendary
Activity: 1176
Merit: 1001
CryptoTalk.Org - Get Paid for every Post!
Has anyone received a confirmation that Bitfury is sending out ASICs to those that he contacted? I have my Pi sitting waiting and a 4 layer board finished and waiting to go to fab. I don't want to send it until I know I'm going to get some chips to test though.

@bitfury: you mentioned the Si5338 in another thread. That clock generator can only go to 250MHz based on the datasheet in SE LVCMOS mode. Have you tested it higher, and if not could you recommend one that could feed 500MHz without using differential clocking?

No idea, but I presume from the lack of update that the chips are still in limbo in the packaging facility (remember they didn't want to ship until the 13th).
full member
Activity: 140
Merit: 100
Troll of the Fourth Reich.
I wanna hook up a Bitfury to a raspberry pi and arduino
legendary
Activity: 1274
Merit: 1004
Has anyone received a confirmation that Bitfury is sending out ASICs to those that he contacted? I have my Pi sitting waiting and a 4 layer board finished and waiting to go to fab. I don't want to send it until I know I'm going to get some chips to test though.

@bitfury: you mentioned the Si5338 in another thread. That clock generator can only go to 250MHz based on the datasheet in SE LVCMOS mode. Have you tested it higher, and if not could you recommend one that could feed 500MHz without using differential clocking?
full member
Activity: 125
Merit: 100

Planned to use a 12V input, adjustable output voltage
DC/DC module that is capable of delivering up to 50 A
output current.

Not planning on designing such a power supply now,
would take too much time and effort I think. Or to speak
with Bob Pease: or you'll end up with just plain explosions:-)

intron


I was planning on using a similar style board to what you designed because I don't think the test sockets I've got will handle the clean, but intense power spikes posted previously by bitfury.  Was planning on using an FTDI breakout module I have laying around for comms.  3.3V to 1.8V level shifting using resistors shouldn't be a problem, however I've also got a number of level shifter ICs at disposal if higher frequencies are required.   For power I was going to use a 0-30V 0-20A lab psu and doing layout on a board that can jumper between 0.6-0.9V in 0.1V increments based on the LM2743.

To summarize my thoughts/process with regards to testing:

1) Reflow board with bitfury chip, decoupling caps, level shifters, attach copper shims to back of QFN48 mount location, attach LGA775 heatsink (modded with thermocouple mount)
2) Hook up lab PSU on 0.7V, max 10A
3) Attach function generator inclk generating 100mhz, use oscope to calibrate rise/fall such that dst pin has clean clock.  May substitute FPGA in place of function generator depending on circumstances encountered.  Higher frequencies will be tested dependent on the limitations of impedance correction of the tektronix clock generator and/or FPGA.  I would guess that 400mhz off of the clock generator wouldn't be a problem and 180mhz off of the FPGA (Cyclone IV) would not.
4) Attach FTDI chip to SPI outs and test chip (repeat as necessary, also need info as to register layout of chip)
5) Wire inclk to ground, rerun tests while monitoring outclk with oscope.  Mark chips with failed internal oscillators
6) Test remaining chips running on internal oscillators.
7) Rerun tests in 0.1V increments between 0.6-0.9V skipping 0.7V (already tested), recording power consumption/hashrate/temp.
Cool Rerun tests with LM2743 psu (approx 90% efficient), recording power consumption/hashrate/temp.
9) Rerun tests with a chain of boards.

So at this point, the questions I have are:
1) Is this process satisfactory to what you're requesting?
2) Has anyone done the calculations on decoupling caps yet?   One could go overcompensate but this would effect power/hashrate and thermal properties.  I could figure it out and run simulations, but if someone has already done this....
3) I'm working out a test suite for the chips (and subsequent support for cgminer), using an FPGA as a dummy ASIC, however still need register addresses, etc.

I'm planning on doing the PCB on < 0.04" thick 2-oz FR-4, which we don't have any in stock, so going to pick some up when out running errands.   Also was thinking may plate for longer when doing the vias to add some additional copper mass to spread heat.

-Ultrix
sr. member
Activity: 427
Merit: 251
- electronics design|embedded software|verilog -
I should suggest a quick, low-cost bi-layer and go from there.

yup - let's stick with the KISS principle pls Smiley

The boards went in production today, will show a picture
when they return from the manufacturer.

intron

What power supply do you plan to use for core powering?

Planned to use a 12V input, adjustable output voltage
DC/DC module that is capable of delivering up to 50 A
output current.

Not planning on designing such a power supply now,
would take too much time and effort I think. Or to speak
with Bob Pease: or you'll end up with just plain explosions:-)

intron

sr. member
Activity: 335
Merit: 250
I should suggest a quick, low-cost bi-layer and go from there.

yup - let's stick with the KISS principle pls Smiley

The boards went in production today, will show a picture
when they return from the manufacturer.

intron

What power supply do you plan to use for core powering?
sr. member
Activity: 427
Merit: 251
- electronics design|embedded software|verilog -
I should suggest a quick, low-cost bi-layer and go from there.

yup - let's stick with the KISS principle pls Smiley

The boards went in production today, will show a picture
when they return from the manufacturer.

intron
When are you expecting them back?

As I'm paying for them myself, I orded them with five
day delivery time. In this way the costs are kept low.
This means that with shipping delay they will be back
early next week.

It will be a 2x2 panel, holding four boards.

intron
legendary
Activity: 1274
Merit: 1004
I should suggest a quick, low-cost bi-layer and go from there.

yup - let's stick with the KISS principle pls Smiley

The boards went in production today, will show a picture
when they return from the manufacturer.

intron
When are you expecting them back?
sr. member
Activity: 427
Merit: 251
- electronics design|embedded software|verilog -
I should suggest a quick, low-cost bi-layer and go from there.

yup - let's stick with the KISS principle pls Smiley

The boards went in production today, will show a picture
when they return from the manufacturer.

intron
vs3
hero member
Activity: 622
Merit: 500
I should suggest a quick, low-cost bi-layer and go from there.

yup - let's stick with the KISS principle pls Smiley
sr. member
Activity: 427
Merit: 251
- electronics design|embedded software|verilog -
Looks like the board passed the pre-production tests:



intron
Pages:
Jump to: